# Nine Level H Bridge Grid Connected Inverter Operated Photovoltaic Module Using Matlab

R.Vajubunnisa Begum<sup>1</sup> Dr. N.Shanmugasundaram<sup>2</sup>, S. Abdul Kalam<sup>3</sup>

<sup>1</sup>Associate Prof .Department of Electronics and Communication Science, JBAS College for Women, Chennai 600018, India

<sup>2</sup>AssociateProf. Department of Electrical and Electronics Engineering, VELs University, Chennai-600117, India.
 <sup>3</sup>Assistant Prof. Department of Mechanical Engineering, Sri Muthukumaran Institute of Technology, Chennai 600069, India

**Abstract:** In this paper, the topology of H Bridge configuration meet many demands in the Industry of Power Electronics with the nearest progress in MOSFET switches the cost, size and installation area are highly reduced. It is a transformerless process in order to increase the quality of the Power with reduction in losses and stress. In the PV panel the solar radiance method is employed for energy harvesting in Agriculture site. Finally, the simulation relations using MATLAB / Simulink show the applicability and performance of the proposed model in PV storage system for the prediction of Boosted PV output power. **Indexwords:** H - bridge multilevel inverters, Boost Converter, Photovoltaic module.

### I. Introduction

Environmental concern and the necessary to find cleaner energy sources have resulted in the fast increasing saturation of Generation and distribution sector from renewable resources like solar power sources. But as penetration of variable generation sources reaches and exceeds the 10–30% range, matching supply to load will begin to fake a significant confront. With such transformations intimidating in the future, energy storage will become vital to creating a power system that can handle both the changeability and unpredictability of renewable resources in an increasingly complex and assorted grid. The controlling and coordinating BES units in a PV storage system for smoothing the intermittency of the solar resource and changing output to more closely match the load side view. The PV storage system is modeled as turned in optimization problem and Model Predictive Control (MPC) structure solves the optimization problem using external price signals and predictions of PV output at each time step. Our computation consists of an asymmetric least squares fit of the PV output data with a linear error correction to handle uncertainties and provide forecasts to enable dynamic power forecast.i1][2][3][4] Energy harvesting from ambient energy sources together with sunlight, wind, and tidal wave can present unrestrained and unlimited power supply for entrenched systems. However, the harvested energy exhibits intermittency characteristics. For instance, the output power of a photovoltaic (PV) panel at noon is an order of scale higher than that in the morning or evening.[5]

### II. Level Cascaded Modified H - Bridge Multilevel Inverter (A) MODIFIED H – BRIDGE MLI:

The pure sinusoidal wave is difficult to set from a simple single phase H - bridge inverter. Wherein, the concept of multilevel inverters in which the complete inverter system joined together to present the output that resembles to sine wave inverters. We can get pure sinusoidal to obtain n level for (n - 1) H - bridges with four MOSFET switches in each bridge with the adjustment in delay and having a proper capacitor in the whole inverter system. Figure 1 shows the subsystem of H - bridge inverter using MOSFET switch.

Multilevel inverter provides many advantages such as improving the output voltage waveform, reducing voltage stress on the load and electromagnetic interference problems, higher efficiency, less distortion and switching frequency[9 – 13]. The development of a 9 level cascaded H – Bridge of a 9 level cascaded H – bridge MLI has implemented for medium and high voltage renewable energy system such as photovoltaic. The H – bridge configuration with addition of classical H bridge cells can be easily achieved for higher levels due to its modular and simple structure. The soft switching techniques can be applied in order to get the following aspects. They are 1.Elimination of transformer. 2. Easy packaging due to its simplicity and comprises minimum components.



Fig.1 Subsystem of H-bridge inverter

Each H - bridge module is made by four bidirectional conducting four unidirectional blocking MOSFET switches S1, S2, S3, and S4. The modification of the classical H - bridge is shown in Figure 2.



Fig. 2. MHB module of proposed MLI.

The pair of switches (S1, S2) and (S3, S4) with proper switching states as listed in Table 1 gives the output voltage levels -V/2, -3V/2, +V/2 and +3V/2.

|      | I uble II | Switching states and output voltages of wind |      |      |              |              |       |
|------|-----------|----------------------------------------------|------|------|--------------|--------------|-------|
| S.No | S1        | S2                                           | S3   | S4   | C3           | C4           | VL    |
| 1    | High      | Low                                          | High | Low  | $\downarrow$ | 1            | -V/2  |
| 2    | Low       | High                                         | Low  | High | $\downarrow$ | ↑            | -3V/2 |
| 3    | Low       | High                                         | Low  | High | ↑            | $\downarrow$ | +V/2  |
| 4    | High      | Low                                          | Low  | High | $\uparrow$   | $\downarrow$ | +3V/2 |

 Table I: Switching states and output voltages of MHB

#### ↑ - Charge ↓ - Discharge

To enable natural balancing of capacitors and reduce one source, two capacitors and one DC source are employed (14) the proposed MHB module is investigated through an inductive load as shown in Figure 2. The voltage balance between two capacitors is assured by a charge balance control method (15). In this method, the switching counts are increased in higher number, but the proposed MHB module has proved that there is no redundancy in the switching states. At the same time, natural balancing of capacitors is guaranteed in this module.

## (B) PROPOSED THREE PHASE 9 LEVEL HYBRID MODULAR STRUCTURES:

The proposed MLI in each phase can be developed by combining the MHB and TTL inverter structure. This topology can produce 9 voltages levels 0, +V/2, +v, +3V/2, +2V, -2V, -3V/2, -V, -V/2 are listed in table II.

| S.NoS1S2S3S4TR1TR2PVR1.HighLowHighLowHighLowO2.LowHighLowHighLowLowHigh+V/23.HighLowLowHighLowHighLow+V4.HighLowLowHighLowHigh+V/25.HighLowLowHighHighLow+2V6.HighLowHighLowLowHigh-V/27.LowHighHighLowHighLowLow-V/28.LowHighHighLowLowLowHigh-3V/29.LowHighHighLowLowHighLowHigh-3V/2                                                                                                                                                                                                                                                           |      | U    |      |      | U    |      |      |      |       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|-------|
| 2.LowHighLowHighLowHigh+V/23.HighLowLowLowHighLow+V4.HighLowLowLowHighLow+V5.HighLowLowHighHighLow+2V6.HighLowHighLowLowHigh-V/27.LowHighHighLowHighLow-V8.LowHighHighLowLowHigh-3V/2                                                                                                                                                                                                                                                                                                                                                             | S.No | S1   | S2   | S3   | S4   | TR1  | TR2  | Р    | VR    |
| 3.       High       Low       Low       High       Low       High       Low       +V         4.       High       Low       Low       High       Low       High       Low       High       +3V/2         5.       High       Low       Low       High       High       Low       +2V         6.       High       Low       High       Low       Low       High       -V/2         7.       Low       High       High       Low       High       Low       -V         8.       Low       High       High       Low       Low       High       -3V/2 | 1.   | High | Low  | High | Low  | High | Low  | Low  | 0     |
| 4.         High         Low         Low         High         Low         High         +3V/2           5.         High         Low         Low         High         High         Low         +2V           6.         High         Low         High         Low         Low         High         -V/2           7.         Low         High         High         Low         High         Low         -V           8.         Low         High         High         Low         Low         High         -3V/2                                     | 2.   | Low  | High | Low  | High | Low  | Low  | High | +V/2  |
| 5.         High         Low         Low         High         High         Low         +2V           6.         High         Low         High         Low         Low         High         -V/2           7.         Low         High         High         Low         High         Low         -V/2           8.         Low         High         High         Low         Low         High         -3V/2                                                                                                                                         | 3.   | High | Low  | Low  | High | Low  | High | Low  | +V    |
| 6.         High         Low         High         Low         Low         Low         High         -V/2           7.         Low         High         High         Low         High         Low         Low         V2           8.         Low         High         High         Low         Low         Low         High         -3V/2                                                                                                                                                                                                           | 4.   | High | Low  | Low  | High | Low  | Low  | High | +3V/2 |
| 7.LowHighHighLowHighLow-V8.LowHighHighLowLowLowHigh-3V/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5.   | High | Low  | Low  | High | High | Low  | Low  | +2V   |
| 8. Low High High Low Low Low High -3V/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6.   | High | Low  | High | Low  | Low  | Low  | High | -V/2  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7.   | Low  | High | High | Low  | High | Low  | Low  | -V    |
| 0 Low High High Low Low High Low 2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 8.   | Low  | High | High | Low  | Low  | Low  | High | -3V/2 |
| 9. Low High High Low Low High Low -2 v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 9.   | Low  | High | High | Low  | Low  | High | Low  | -2V   |

Table II : Switching states and output voltages of proposed symmetrical 9 level MLI

The TTL inverter structure with combination of six unidirectional switches for 3 phases in which each phase can produce voltage levels 0, V/2 and -V/2 listed in table III.

|      | Та   | ble III: | Switch | Switching states and output voltages of TTL inverter |      |      |      |      |      |       |
|------|------|----------|--------|------------------------------------------------------|------|------|------|------|------|-------|
| S.No | TR1  | TR2      | А      | TY1                                                  | TY2  | В    | TB1  | TB2  | С    | VRYBN |
| 1    | Low  | Low      | High   | Low                                                  | Low  | High | Low  | Low  | High | 0     |
| 2    | High | Low      | Low    | High                                                 | Low  | Low  | High | Low  | Low  | +V/2  |
| 3    | Low  | High     | Low    | Low                                                  | High | Low  | Low  | High | Low  | -V/2  |

The MHB modules in each Phase can be implemented to any level 'n' as shown in figure 3.



Fig. 3 Proposed three phase n level hybrid cascade modular (HCM) MLI structure

### III. Boost Converter Basics

### A. INTRODUCTION

The boost converter is used to "step - up" an input voltage to some higher level, required by a load. This unique capability is achieved by storing energy in an inductor and releasing it to the load at a higher voltage. These include maximum achievable output current and voltage, short circuit behavior and basic layout issues. The fundamental circuit for a boost converter consists of an inductor, diode, capacitor, switch and error amplifier with MOSFET switch control circuitry.



Fig:4 Boost converter block diagram

The figure 4 is shown the block diagram for the step - up boost converter operates by varying the amount of time in which inductor receives energy from the source. In the basic block diagram the operation of the boost converter can be seen that the output voltage appearing across the load is sensed by the sense / error amplifier and an error voltage is generated that controls the MOSFET switch.

### NOMENCLATURE:

- VIN- Input voltage to regulator
- VIN- Output voltage of regulator
- IIN Input Current to regulator
- IOUT Output current of regulator
- R1 Resistance of MOSFET switch
- R2 Resistance of synchronous MOSFET ( if applicable)
- RL Resistance of inductor
- VD Diode voltage drop (if applicable)
- η Efficiency of regulator
- D Duty cycle; ratio of MOSFET on time to period
- DMAX Maximum duty cycle reached by regulator

### **B.** BOOST CONVERTER OPERATION

Figure 5 shows simplified version of the boost converter circuit. The operation of the boost converter is relatively straightforward. When the switch is in the ON position, the inductor output is connected to ground and the voltage Vin is placed across it. The inductor current increases at a rate equal to Vin / L. When the switch is placed in the OFF position, the voltage across the inductor changes and is equal to Vout Vin. Current that was flowing in the inductor decays at a rate equal to (Vout - Vin)/L.



The inductor is connected from the input supply to the common node between the MOSFET and diode. Therefore the peak MOSFET current is now nearly equal to the input current, not the load current. We will see shortly that the input current depends on the input and output voltages of the converter. The boost regulator is still rated based on the maximum MOSFET current.

The simplest way to calculate the input current of a boost regulator is to use the power balance equation, shown in Equation 1. for a DC/DC converter, the input and output powers are just the product of their respective currents and voltages. Adding the triangular ripple current, we arrive at Equation 2.

This equation highlights the biggest stumbling block when working with boost converters: the input current will always be larger than the load current (Iout). Since the output voltage of a boost is always greater than the input voltage, the input current must be greater than the load current. This is a simple consequence of conservation of energy: the input power will be equal to the output power plus the losses. In this case the losses are taken care of by the efficiency factor,  $\eta$ 

If the efficiency is 90%, and the peak - to - peak ripple current is 30% of the load, then Equation 2 gives:

$$I_{IN} = 2A \times \frac{12V}{6V} \times \frac{1}{0.9} + \frac{2A \times 0.3}{2} = 4.74A$$
(3)

### MAXIMUM OUTPUT VOLTAGE:

The most fundamental limitation on the maximum output voltage for the boost is the maximum rated voltage of the MOSFET and / or diode. A more practical limitation arises from the maximum duty ratio at which the converter can operate. The duty ratio is defined as the on – time of the MOSFET divided by the total switching period. For the boost converter the approximate duty ratio (D) can be found with Equation 4. Parasitic resistance in the inductor and MOSFET, and the diode voltage drop, will set an upper limit on the duty ratio and therefore the output voltage. Equation 5 can be used to find the approximate maximum duty ratio for a given load current, input voltage, and component resistance.

$$D = 1 - V_{N} \times \eta / V_{00T}$$

$$V_{N} - I_{00T} \times [R_{1} + R_{2} + 2.R_{L}]$$

$$D_{MAX} =$$
(5)

### VIN+ IOUT X [R1-R2]

### IV. Pv Panel L Model And Characterization

Fig 6. Shows the module cell structure of PV panel consists of a number of balanced series/parallel configurations of solar cells interconnected and abridge into a single stable unit. The balanced unit arranged in  $X \times Y$  array, where X is the number of PV cells connected in series and Y is the number of PV cells connected in parallel. We use Ipv and Vpv to denote the current and output voltage of the PV panel, respectively. and Vpv-c and Ipv-c to indicate the output voltage and current of a single PV cell inside the panel, correspondingly. The output voltages and currents have the following relationships: The key point of encapsulating a set of electrically connected solar cells is to protect them and their associated with wires from the typically harsh circumstances in which they are used. The metal grid on the top surface of the solar cell and the wires linked with individual solar cells may be perished by water or water vapor. Many dissimilar types of PV panel present

and the module structure is often unlike for various types of solar cells or for different applications [6] The grid coupled single-stage converter system GCSS transfer power from photovoltaic(PV) to grid while maximum power point tracking (MPPT) continuously. The presented system has several desirable advantages such as low switching loss, high gain, and compact size that construct this GCSS appropriate for PV systems, where the PV system output voltage is low and differ with time. Design of the developed GCSS apparatus with required derivation and equations of both voltage and current control loop necessary for operation are presented [8]



Fig 6. Equivalent PV diode module cell structure

$$V_{PV} = X V_{PV-C} I_{PV}$$
(6)  

$$I_{PV} = Y I_{PV-C}$$
(7)  

$$I_{PV-C} = I_L - I_D - I_{SH}$$
(8)  

$$I_L = \frac{G}{G_{STC}} I_L (G_{STC})$$
(7)  

$$I_D = I_O (T) \left[ e^{\left[ \left( V_{PV-C} + I_{PV-C} - R_{SE} \right) Q - 1 \right] \right]} \right]$$
  

$$I_{SH} = \frac{V_{PV-C} + I_{PV-C} \times R_{SE}}{R_{SH}}$$
(8)  

$$I_O (T) = I_O (T_{STC} \left( \frac{T}{T_{STC}} \right)^3 \times e^{\frac{QE_G}{FK} \left( \frac{1}{T_{STC}} - \frac{1}{T} \right)}$$
(6)  

$$G = \text{Solar Irradiance}$$

G=Solar Irradiance

T = Cell temperature Q = Charge of electron  $(1.602 \cdot 10^{-19} \text{ Coulomb})$ 

 $E_G$ =Energy Band gab 1.1ev K= Boltz man's constant (1.381 · 10<sup>-23</sup> J/K.)

F = Ideality factor of the diode 1.6STC=Standard test condition in whitch the irradians level is 1000 w/m<sup>2</sup> and cell temperature 25° There are five unknown parameter which are typically not provided by PV panel manufacturer these unknown parameter are  $I_L(G_{STC})$ ,  $I_O(T_{STC})$ ,  $R_{SE}$ ,  $R_{SH}$  and F

### V. Impact Of Pv Panel Failure/Removal

To discuss the impact of eliminate a PV panel for the reason of maintenance or breakdown due to faults on the performance of inverter the PV RES connected to recommend 9-level H-bridge MLI for single phase module is shown in Fig. 7. In each phase of future inverter connected RES three PV panels viz., 1, 2 and 3 are employed. The sensors are provided at the boost converter end to detect the voltage and given to inverter control block. The switching logic is updated in the inverter control block to maintain the three phase balanced output voltages under faulty conditions. Three possible breakdown are considered in this section and simulation results are presented When PV panel 1 is breakdown to pump the voltage due to the fault the phase A voltage gets indistinct and level gets decrease resulting in imbalance in the three phase system. These dynamics are analyzed with the facilitation of simulation studies presented in the Fig 8 to 13. To balance the system, the switching logic shown in Table I [7]

### Simulink Model of Photovoltaic Module with H bridge inverter

PV module has been selected as a reference PV module has been simulated, in Matlab-Simulink environment The model construct based temperature and irradiation of the sunlight the diode saturation current and a series resistance which is considered depends on Shockley diode equation. By variation on irradiation of sunlight and the temperature, PV panel converts the solar energy directly into electricity which given both V-I and P-V output characteristics. in view of the parameters , several tests have been performed at different temperature and solar irradiance values.



Mat lab Simulink model



IN2



VI. Results And Discussion

Simulated characteristics of photovoltaic array

1. P-V characteristics at various irradiance and temperature and I-V characteristics at various irradiance and temperatures



2. Curve P-V at G=1000 W/m2 for various Temperatures Curve I-V at G=1000W/m2 for various Temperatures



Figure 8 to 13 below shows the modeling that has been done in the Simulink with the steps that involved.

Simulated output 9-level operation: voltage waveform

(1) Boosted PV output to TTL

(2) inverter VT and to MHB modules in all phases

### Simulated output filter

Simulated output 9-level operation:

(1) Load currents IA, IB and IC,

(2) Line voltages VAB, VBC and VCA



(1) Boosted PV output to TTL



### VII. Conclusion

In this paper, the proposed nine level H – bridge modular MLI is interconnected with PV storage system for the prediction of output power. The MOSFET switches in the H – bridge cells are significant in reducing current ripples for the motor drives and improve the efficiency. The boost converter has been interfaced to boost PV power capacity. Finally the simulation result shows the boosted PV output power, load currents and line voltage for different temperatures of photovoltaic array and validated for the proposed topology.

#### References

- D. T. Ton, C. J. Hanley, G. H. Peek, and J. D. Boyes, "Solar energy grid integration systems—Energy storage (SEGIS-ES)," Sandia National Laboratories, Jul. 2008.
- [2]. P. Denholm, E. Ela, B. Kirby, and M. Milligan, "The role of energy storage with renewable electricity generation," National Renewable Energy Laboratory, Rep. TP-6A2-47187, 2010.
- [3]. C.Whitaker, J.Newmiller, M. Ropp, and B.Norris, "Distributed photovoltaic systems design and technology requirements," Sandia NationalLaboratories, 2008.
- [4]. Trudie Wang, Haresh Kamath, and Steve Willard "Control and Optimization of Grid-Tied Photovoltaic Storage Systems Using Model Predictive Control" IEEE Transactions On Smart Grid, Vol. 5, NO. 2, March 2014
- [5]. V. Raghunathan, A. Kansal, J. Hsu, J. Friedman, and M. B. Srivastava, "Design considerations for solar energy harvesting wireless embedded systems," in *Proc. IPSN*, Boise, ID, USA, 2005, pp. 457–462.
- [6]. Xue Lin, Yanzhi Wang, Naehyuck Chang, and Massoud Pedram, "Concurrent Task Scheduling and Dynamic Voltage and Frequency Scaling in a Real-Time Embedded System With Energy Harvesting" IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol. 35, No. 11, November 2016
- [7]. Ye Zhao; J. de Palma, J. Mosesian, R. Lyons, and B. Lehman, "Line–Line Fault Analysis and Protection Challenges in Solar Photovoltaic Arrays," *IEEE Trans. Ind. Electron.*, vol.60, no.9, pp.3784-3795, Sept. 2013.
- [8]. T. Sreekanth,N. Lakshminarasamma andMahesh K. Mishra "A Single-Stage Grid-Connected High Gain Buck–Boost Inverter With Maximum Power Point Tracking" IEEE Transactions on Energy Conversion vol. 32, Issue: 1, March 2017
- [9]. K. K. Gupta, and S. Jain, —Theoretical analysis and experimental validation of a novel multilevel inverter topology for renewable energy interfacing applications, J. Renewable Sustainable Energy, 4, 013113, 2012.
- [10]. G. Buticchi, D. Barater, E. Lorenzani, C. Concari, and G. Franceschini, —A Nine-Level Grid-Connected Converter Topology for Single-Phase Transformerless PV Systems, I IEEE Trans. Ind. Electron., vol. 61, no. 8, pp. 3951-3960, August 2014.
- [11]. N. A. Rahim, K. Chaniago, and J. Selvaraj, —SinglePhase Seven-Level Grid-Connected Inverter for Photovoltaic System, IEEE Trans. Ind. Electron., vol. 58, no. 6, pp. 2435-2443, June 2011.
- [12]. J. Selvaraj, and N. A. Rahim, —A novel pulse width modulation for grid-connected multilevel inverter, J. Renewable Sustainable Energy, 1, 053102, 2009.
- [13]. Jinn-Chang Wu, and Chia-Wei Chou, —A Solar Power Generation System With a Seven-Level Inverter, I IEEE Trans. Power Electron., vol. 29, no. 7, pp. 3454-3462, July 2014.
- [14]. E. Babaei, M. F. Kangarlu, and M. Sabahi, —Extended multilevel converters: an attempt to reduce the number of independent DC voltage sources in cascaded multilevel converters, I in Power Electronics, IET, vol. 7, no. 1, pp. 157-166, Jan. 2014.
- [15]. E. Babaei, and S. H. Hosseini, —Charge balance control methods for asymmetrical cascade multilevel converters, in Proc. ICEMS, Seoul, Korea, 2007, pp. 74-79.